The field of portable electronics and smart devices has seen a significant shift toward multi- valued logic (MVL), especially ternary logic, due to its potential to reduce circuit complexity and power consumption. This paper shows how Carbon Nanotubes FETs (CNTFETs) can be used in the design of ternary logic gates, which is a promising alternative to the conventional binary logic design. In particular, we propose a procedure to design CNTFET- based NOR/NAND gates and a Decoder, all in ternary logic, and the proposed method allows us to evaluate the propagation delay. Comparing the proposed design with the existing design, the delay times are reduced by approximately 80%. Moreover, the main novelty is that in this paper all simulations are performed in Verilog- A, thus avoiding the problems presented in SPICE. The obtained results are encouraging and demonstrate that CNTFET- based ternary logic gates can be a viable approach for the design of low- power, high- speed circuits.

Analysis, Simulation and Design of Ternary Logic Circuits Based on CNTFETs in Verilog- A / Marani, Roberto; Perri, Anna Gina. - In: INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS. - ISSN 0894-3370. - STAMPA. - 38:5(2025), pp. 1-10. [10.1002/jnm.70122]

Analysis, Simulation and Design of Ternary Logic Circuits Based on CNTFETs in Verilog- A

Roberto MARANI
Software
;
Anna Gina PERRI
Conceptualization
2025

Abstract

The field of portable electronics and smart devices has seen a significant shift toward multi- valued logic (MVL), especially ternary logic, due to its potential to reduce circuit complexity and power consumption. This paper shows how Carbon Nanotubes FETs (CNTFETs) can be used in the design of ternary logic gates, which is a promising alternative to the conventional binary logic design. In particular, we propose a procedure to design CNTFET- based NOR/NAND gates and a Decoder, all in ternary logic, and the proposed method allows us to evaluate the propagation delay. Comparing the proposed design with the existing design, the delay times are reduced by approximately 80%. Moreover, the main novelty is that in this paper all simulations are performed in Verilog- A, thus avoiding the problems presented in SPICE. The obtained results are encouraging and demonstrate that CNTFET- based ternary logic gates can be a viable approach for the design of low- power, high- speed circuits.
2025
http://dx.doi.org/10.1002/jnm.70122
Analysis, Simulation and Design of Ternary Logic Circuits Based on CNTFETs in Verilog- A / Marani, Roberto; Perri, Anna Gina. - In: INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS. - ISSN 0894-3370. - STAMPA. - 38:5(2025), pp. 1-10. [10.1002/jnm.70122]
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11589/291181
Citazioni
  • Scopus 0
  • ???jsp.display-item.citation.isi??? 0
social impact